Khor , Chu Yee
(2010)
CFD Simulation Of Underfill Encapsulation Process In Flip Chip Packaging With Various Dispensing
Methods.
Masters thesis, Universiti Sains Malaysia.
Abstract
The major trend in electronic industry is to make the products smarter, lighter, functional and highly compact, at the same time cheaper. This trend has necessitated
stringent packaging requirements and the flip-chip technology has emerged as a promising option to tackle this issue. However, a serious issue in flip-chip packaging is the difference in the coefficient of thermal expansion between the silicon chip and the organic substrate, which generates thermo-mechanical stresses and causes fatigue
in solder joints. This problem is effectively solved by the underfill process in which
the space between the silicon die and the PCB is filled with the underfill encapsulant
that redistributes the induced stresses thereby enhancing the solder joints reliability.
Actions (login required)
|
View Item |